Welcome![Sign In][Sign Up]
Location:
Search - clock xilinx verilog

Search list

[Other resourceclock

Description: 自己编写的一个verilog时钟程序,在xilinx的ISE仿真通过
Platform: | Size: 327663 | Author: lg | Hits:

[Communicationclock

Description: verilog编写的时钟控制程序,在xilinx芯片上开发。具有案件防抖等考虑,
Platform: | Size: 10133 | Author: 王忠 | Hits:

[VHDL-FPGA-Verilogclock

Description: 自己编写的一个verilog时钟程序,在xilinx的ISE仿真通过-I have written a Verilog clock procedures, in Xilinx s ISE simulation through
Platform: | Size: 327680 | Author: lg | Hits:

[Program docclock

Description: verilog编写的时钟控制程序,在xilinx芯片上开发。具有案件防抖等考虑,-Verilog clock control procedures to prepare, in the Xilinx chip development. Anti-shake, such as with the case considered
Platform: | Size: 10240 | Author: 王忠 | Hits:

[source in ebooksanfenpin

Description: verilog 三分频 分频器是FPGA设计中使用频率非常高的基本设计之一,尽管在目前大部分设计中,广泛使用芯片厂家集成的锁相环资源,如altera 的PLL,Xilinx的DLL.来进行时钟的分频,倍频以及相移。-verilog-third of the frequency divider is a FPGA design, very high frequency of use, one of the basic design, although most of the designs in the current widespread use of factory-integrated PLL chip resources, such as altera of the PLL, Xilinx' s DLL. to for the sub-clock frequency multiplier and phase shift.
Platform: | Size: 1024 | Author: 杨化冰 | Hits:

[VHDL-FPGA-Verilogquaddecoder_verilog_ise11.2_used_09042010

Description: Two simple Quadrature decoder and Counter build in a XILINX XC9536 CPLD. This Core is coded in Verilog and contains the compete Project file and the fitted quad.jed File. The Pinout is descripted in the Constrained file quad.ucf. To use them, you need teh XC9536 and a clock source that s 4 times faster than the fastes signal that the incremental encoder can creates. IThe clock source frequency is uncritical. For manuel rotated incremental encoder like radio VFO oder other tuning knob, a simple TTL oscillator with about 1Mhz (i use 1.8432Mhz and tested 32768Khz) works brilliant. For very fast decoding, this core is not good enought because there are no Filter FlipFlops are programmed to suppress noises on the Channel A/B Lines.-Two simple Quadrature decoder and Counter build in a XILINX XC9536 CPLD. This Core is coded in Verilog and contains the compete Project file and the fitted quad.jed File. The Pinout is descripted in the Constrained file quad.ucf. To use them, you need teh XC9536 and a clock source that s 4 times faster than the fastes signal that the incremental encoder can creates. IThe clock source frequency is uncritical. For manuel rotated incremental encoder like radio VFO oder other tuning knob, a simple TTL oscillator with about 1Mhz (i use 1.8432Mhz and tested 32768Khz) works brilliant. For very fast decoding, this core is not good enought because there are no Filter FlipFlops are programmed to suppress noises on the Channel A/B Lines.
Platform: | Size: 70656 | Author: JUPP | Hits:

[VHDL-FPGA-Verilogclock

Description: XPS做时钟的配置过程基于EXCD-1开发板,其实是基于xilinx的ISE来开发的,但是开发环境没有这个就这能选VHDL,另外是verilog的,呵呵。希望大家能够真正用上,挺好的“基于ISE的时钟”-XPS to do the configuration process is based on the clock EXCD-1 development board, in fact, is based on the xilinx the ISE to develop, but not the development environment that can be selected to VHDL, the other is verilog, huh, huh. Hope that we can really spend, very good " based on ISE' s Clock"
Platform: | Size: 2779136 | Author: 江源 | Hits:

[VHDL-FPGA-VerilogDCM

Description: xilinx SP605开发板的DCM模块验证程序,coreGen工具生成DCM核,由DCM完成时钟分频、倍频、移相等操作-xilinx SP605 development board DCM module validation program, coreGen tool to generate nuclear DCM, completed by the DCM clock divider, frequency, and shift operations equal
Platform: | Size: 2599936 | Author: wangyu | Hits:

[VHDL-FPGA-Verilog-Elliptic

Description: We present elliptic curve cryptography (ECC) coprocessor, which is dual-field processor with projective coordinator. We have implemented architecture for scalar multiplication, which is key operation in elliptic curve cryptography. Our coprocessor can be adapted both prime field and binary field, also contains a control unit with 256 bit serial and parallel operations , which provide integrated highthroughput with low power consumptions. Our scalar multiplier architecture operation is perform base on clock rate and produce better performance in term of time and area compared to similar works. We used Verilog for programming and synthesized using Xilinx Vertex II Pro devices. Simulation was done with Modelsim XE 6.1e, VLSI simulation software from Mentor Graphics Corporation especially for Xilinx devices.
Platform: | Size: 116736 | Author: 陳曉慧 | Hits:

[VHDL-FPGA-Verilogchunge

Description: Xilinx FPGA verilog 数字钟-Xilinx FPGA verilog digital clock
Platform: | Size: 1902592 | Author: zhouyufeng | Hits:

[Otherdigitalclock_demo

Description: 该程序适用于xilinx公司的FPGA开发板,spartan3E系列250型号 通过verilog编程实现数字钟的功能,下板子验证可用!-This procedure applies to xilinx FPGA development board Series 250 Model spartan3E digital clock verilog programming under the board to verify available!
Platform: | Size: 275456 | Author: 秋日波尔卡 | Hits:

[VHDL-FPGA-Verilogclock

Description: verilog的数字钟代码,在XILINX上运行,可以手动设置时钟、闹钟,可报警-digital clock verilog code running on XILINX, you can manually set the clock, Alarm Clock, alarm
Platform: | Size: 11264 | Author: 严毅民 | Hits:

[ELanguageclk_gen

Description: this is a clock generator program by using concurrent language verilog hdl with xilinx ise.
Platform: | Size: 28672 | Author: sagar | Hits:

[VHDL-FPGA-VerilogT01_UART_CORE

Description: Verilog 实现的 UART串口读写控制核 参数化校验、时钟设置,完整工程(xilinx),包括文档、源码等。供学习参考,希望大家上传自己代码,共同提高,打倒小日本。-Verilog implementation of the UART serial port to read and write control nuclear parametric check, clock setting, complete project (Xilinx), including documentation, source code and so on. For learning reference, hope you upload your own code, improve together, little japanese.
Platform: | Size: 423936 | Author: FEIFEI | Hits:

[VHDL-FPGA-Verilogclk_generator

Description: 时钟分频的verilog代码,能够实现小数分频,文件为Xilinx ISE工程文件-Frequency clock divider verilog codes, it is possible to achieve fractional file to Xilinx ISE Project Files
Platform: | Size: 390144 | Author: duzengquan | Hits:

CodeBus www.codebus.net